# QUAD D FLIP-FLOP The LSTTL/MSI SN54/74LS175 is a high speed Quad D Flip-Flop. The device is useful for general flip-flop requirements where clock and clear inputs are common. The information on the D inputs is stored during the LOW to HIGH clock transition. Both true and complemented outputs of each flip-flop are provided. A Master Reset input resets all flip-flops, independent of the Clock or D inputs, when LOW. The LS175 is fabricated with the Schottky barrier diode process for high speed and is completely compatible with all Motorola TTL families. - Edge-Triggered D-Type Inputs - Buffered-Positive Edge-Triggered Clock - · Clock to Output Delays of 30 ns - · Asynchronous Common Reset - True and Complement Output - Input Clamp Diodes Limit High Speed Termination Effects # **CONNECTION DIAGRAM DIP (TOP VIEW)** NOTE: The Flatpak version has the same pinouts (Connection Diagram) as the Dual In-Line Package. LOADING (Note a) ## **PIN NAMES** | | | HIGH | LOW | |---------------------------------------------|-----------------------------------------------------|----------------------|------------------------------| | D <sub>0</sub> -D <sub>3</sub><br><u>CP</u> | Data Inputs Clock (Active HIGH Going Edge) Input | 0.5 U.L.<br>0.5 U.L. | 0.25 U.L.<br>0.25 U.L. | | MR | Master Reset (Active LOW) Input | 0.5 U.L. | 0.25 U.L. | | <u>Q</u> 0- <u>Q</u> 3<br>Q0-Q3 | True Outputs (Note b) Complemented Outputs (Note b) | 10 U.L.<br>10 U.L. | 5 (2.5) U.L.<br>5 (2.5) U.L. | | | | | | #### NOTES: - a. 1 TTL Unit Load (U.L.) = $40 \mu A HIGH/1.6 mA LOW$ . - b. The Output LOW drive factor is 2.5 U.L. for Military (54) and 5 U.L. for Commercial (74) Temperature Ranges. # **LOGIC DIAGRAM** # SN54/74LS175 # QUAD D FLIP-FLOP LOW POWER SCHOTTKY # SN54/74LS175 #### **FUNCTIONAL DESCRIPTION** The LS175 consists of four edge-triggered D flip-flops with individual D inputs and Q and Q outputs. The Clock and Master Reset are common. The four flip-flops will store the state of their individual D inputs on the LOW to HIGH Clock (CP) transition, causing individual Q and Q outputs to follow. A LOW input $\underline{o}$ n the Master Reset (MR) will force all Q outputs LOW and Q outputs HIGH independent of Clock or Data inputs. The LS175 is useful for general logic applications where a common Master Reset and Clock are acceptable. #### **TRUTH TABLE** | Inputs (t = n, MR = H) | Outputs (t = n+1) Note 1 | | | | | |------------------------|--------------------------|---|--|--|--| | D | Q | Q | | | | | L | L | Н | | | | | Н | Н | L | | | | Note 1: t = n + 1 indicates conditions after next clock. ### **GUARANTEED OPERATING RANGES** | Symbol | Parameter | | Min | Тур | Max | Unit | |--------|-------------------------------------|----------|-------------|------------|-------------|------| | VCC | Supply Voltage | 54<br>74 | 4.5<br>4.75 | 5.0<br>5.0 | 5.5<br>5.25 | V | | TA | Operating Ambient Temperature Range | 54<br>74 | -55<br>0 | 25<br>25 | 125<br>70 | °C | | ЮН | Output Current — High | 54, 74 | | | -0.4 | mA | | lOL | Output Current — Low | 54<br>74 | | | 4.0<br>8.0 | mA | ## DC CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE (unless otherwise specified) | | | | Limits | | | | | | | |-----------------------|--------------------------------|----|--------|-------|------|--------------------------|---------------------------------------------------------------------------------|--------------------|--| | Symbol | Parameter | | Min | Тур | Max | Unit | Tes | t Conditions | | | VIH | Input HIGH Voltage | | 2.0 | | | V | Guaranteed Input HIGH Voltage for All Inputs | | | | V | Input LOW Voltage | 54 | | | 0.7 | V | Guaranteed Inpu | ut LOW Voltage for | | | VIL | | 74 | | | 0.8 | \ \ \ | All Inputs | | | | VIK | Input Clamp Diode Voltage | | | -0.65 | -1.5 | V | $V_{CC} = MIN, I_{IN} = -18 \text{ mA}$ | | | | V | Output HIGH Voltage | 54 | 2.5 | 3.5 | | V | $V_{CC}$ = MIN, $I_{OH}$ = MAX, $V_{IN}$ = $V_{IH}$ or $V_{IL}$ per Truth Table | | | | VOH | | 74 | 2.7 | 3.5 | | V | | | | | V Outrot I OW Valtage | 54, 74 | | 0.25 | 0.4 | V | I <sub>OL</sub> = 4.0 mA | $V_{CC} = V_{CC} MIN,$<br>$V_{IN} = V_{II} \text{ or } V_{IH}$ | | | | VOL | Output LOW Voltage | 74 | | 0.35 | 0.5 | V | I <sub>OL</sub> = 8.0 mA | per Truth Table | | | 1 | Input HIGH Current | | | | 20 | μΑ | $V_{CC} = MAX$ , $V_{IN} = 2.7 V$ | | | | I IIH | | | | | 0.1 | mA | V <sub>CC</sub> = MAX, V <sub>IN</sub> = 7.0 V | | | | I <sub>Ι</sub> L | Input LOW Current | | | | -0.4 | mA | V <sub>CC</sub> = MAX, V <sub>IN</sub> = 0.4 V | | | | los | Short Circuit Current (Note 1) | | -20 | | -100 | mA | V <sub>CC</sub> = MAX | | | | Icc | Power Supply Current | | | | 18 | mA | V <sub>CC</sub> = MAX | | | Note 1: Not more than one output should be shorted at a time, nor for more than 1 second. # SN54/74LS175 # AC CHARACTERISTICS (T<sub>A</sub> = 25°C) | | | Limits | | | | | | |--------------------------------------|------------------------------------|--------|----------|----------|------|---------------------------------------------------|--| | Symbol | Parameter | Min | Тур | Max | Unit | Test Conditions | | | fMAX | Maximum Input Clock Frequency | 30 | 40 | | MHz | | | | <sup>t</sup> PLH<br><sup>t</sup> PHL | Propagation Delay, MR to Output | | 20<br>20 | 30<br>30 | ns | V <sub>CC</sub> = 5.0 V<br>C <sub>I</sub> = 15 pF | | | <sup>t</sup> PLH<br><sup>t</sup> PHL | Propagation Delay, Clock to Output | | 13<br>16 | 25<br>25 | ns | | | # AC SETUP REQUIREMENTS (TA = 25°C) | | | Limits | | | | | | |------------------|-------------------------|--------|-----|-----|------|-------------------------|--| | Symbol | Parameter | Min | Тур | Max | Unit | Test Conditions | | | t₩ | Clock or MR Pulse Width | 20 | | | ns | | | | t <sub>S</sub> | Data Setup Time | 20 | | | ns | Voo - 5 0 V | | | th | Data Hold Time | 5.0 | | | ns | V <sub>CC</sub> = 5.0 V | | | t <sub>rec</sub> | Recovery Time | 25 | | | ns | | | # **AC WAVEFORMS** \*The shaded areas indicate when the input is permitted to change for predictable output performance. CP Q 1.3 V Figure 2. Master Reset to Output Delay, Master Reset Pulse Width, and Master Reset Recovery Time Figure 1. Clock to Output Delays, Clock Pulse Width, Frequency, Setup and Hold Times Data to Clock ### **DEFINITIONS OF TERMS** SETUP TIME $(t_S)$ — is defined as the minimum time required for the correct logic level to be present at the logic input prior to the clock transition from LOW to HIGH in order to be recognized and transferred to the outputs. HOLD TIME $(t_h)$ — is defined as the minimum time following the clock transition from LOW to HIGH that the logic level must be maintained at the input in order to ensure continued recog- nition. A negative HOLD TIME indicates that the correct logic level may be released prior to the clock transition from LOW to HIGH and still be recognized. RECOVERY TIME ( $t_{\text{FeC}}$ ) — is defined as the minimum time required between the end of the reset pulse and the clock transition from LOW to HIGH in order to recognize and transfer HIGH Data to the Q outputs.