# **HEF4052B** ## **Dual 4-channel analog multiplexer/demultiplexer** **Product data sheet** ## 1. General description The HEF4052B is a dual 4-channel analog multiplexer/demultiplexer with common channel select logic. Each multiplexer/demultiplexer has four independent inputs/outputs (nY0 to nY3) and a common input/output (nZ). The common channel select logic includes two select inputs (S1 and S2) and an active LOW enable input ( $\overline{\rm E}$ ). Both multiplexers/demultiplexers contain four bidirectional analog switches, each with one side connected to an independent input/output (nY0 to nY3) and the other side connected to a common input/output (nZ). With $\overline{\rm E}$ LOW, one of the four switches is selected (low-impedance ON-state) by S1 and S2. With $\overline{\rm E}$ HIGH, all switches are in the high-impedance OFF-state, independent of S1 and S2. If break before make is needed, then it is necessary to use the enable input. $V_{DD}$ and $V_{SS}$ are the supply voltage connections for the digital control inputs (S1 and S2, and $\overline{E}$ ). The $V_{DD}$ to $V_{SS}$ range is 3 V to 15 V. The analog inputs/outputs (nY0 to nY3, and nZ) can swing between $V_{DD}$ as a positive limit and $V_{EE}$ as a negative limit. $V_{DD} - V_{EE}$ may not exceed 15 V. Unused inputs must be connected to $V_{DD}$ , $V_{SS}$ , or another input. For operation as a digital multiplexer/demultiplexer, $V_{EE}$ is connected to $V_{SS}$ (typically ground). $V_{EE}$ and $V_{SS}$ are the supply voltage connections for the switches. ### 2. Features and benefits - Fully static operation - 5 V, 10 V, and 15 V parametric ratings - Standardized symmetrical output characteristics - Specified from -40 °C to +85 °C and -40 °C to +125 °C - Complies with JEDEC standard JESD 13-B ## 3. Applications - Analog multiplexing and demultiplexing - Digital multiplexing and demultiplexing - Signal gating # 4. Ordering information Table 1. Ordering information All types operate from −40 °C to +125 °C. | Type number | Package | | | |-------------|---------|------------------------------------------------------------------------|----------| | | Name | Description | Version | | HEF4052BP | DIP16 | plastic dual in-line package; 16 leads (300 mil) | SOT38-4 | | HEF4052BT | SO16 | plastic small outline package; 16 leads; body width 3.9 mm | SOT109-1 | | HEF4052BTT | TSSOP16 | plastic thin shrink small outline package; 16 leads; body width 4.4 mm | SOT403-1 | # 5. Functional diagram # 6. Pinning information ### 6.1 Pinning ### 6.2 Pin description Table 2. Pin description | Symbol | Pin | Description | |----------------------------------------|----------------------------|-----------------------------| | E | 6 | enable input (active LOW) | | V <sub>EE</sub> | 7 | supply voltage | | V <sub>SS</sub> | 8 | ground supply voltage | | S1, S2 | 10, 9 | select input | | 1Y0, 1Y1, 1Y2, 1Y3, 2Y0, 2Y1, 2Y2, 2Y3 | 12, 14, 15, 11, 1, 5, 2, 4 | independent input or output | | 1Z, 2Z | 13, 3 | common output or input | | $V_{DD}$ | 16 | supply voltage | ## 7. Functional description #### 7.1 Function table Table 3. Function table[1] | Input | | Channel on | | |-------|----|------------|--------------| | E | S2 | S1 | | | L | L | L | nY0 to nZ | | L | L | Н | nY1 to nZ | | L | Н | L | nY2 to nZ | | L | Н | Н | nY3 to nZ | | Н | Х | Х | switches off | <sup>[1]</sup> H = HIGH voltage level; L = LOW voltage level; X = don't care. ### 8. Limiting values Table 4. Limiting values In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to Vss = 0 V (ground). | Symbol | Parameter | Conditions | | Min | Max | Unit | |------------------|-------------------------|---------------------------------------------------------------------------|-----|------|----------------|------| | $V_{DD}$ | supply voltage | | | -0.5 | +18 | V | | V <sub>EE</sub> | supply voltage | referenced to V <sub>DD</sub> | [1] | -18 | +0.5 | V | | I <sub>IK</sub> | input clamping current | pins Sn and E;<br>$V_I < -0.5 \text{ V or } V_I > V_{DD} + 0.5 \text{ V}$ | | - | ±10 | mA | | Vı | input voltage | | | -0.5 | $V_{DD} + 0.5$ | V | | I <sub>I/O</sub> | input/output current | | | - | ±10 | mA | | I <sub>DD</sub> | supply current | | | - | 50 | mA | | T <sub>stg</sub> | storage temperature | | | -65 | +150 | °C | | T <sub>amb</sub> | ambient temperature | | | -40 | +125 | °C | | P <sub>tot</sub> | total power dissipation | $T_{amb} = -40 ^{\circ}\text{C} \text{ to } +125 ^{\circ}\text{C}$ | [2] | | | | | | | DIP16 package | | - | 750 | mW | | | | SO16 package | | - | 500 | mW | | | | TSSOP16 package | | - | 500 | mW | | Р | power dissipation | per output | | - | 100 | mW | <sup>[1]</sup> To avoid drawing V<sub>DD</sub> current out of terminal Z, when switch current flows into terminals Y, the voltage drop across the bidirectional switch must not exceed 0.4 V. If the switch current flows into terminal Z, no V<sub>DD</sub> current will flow out of terminals Y, and in this case there is no limit for the voltage drop across the switch, but the voltages at Y and Z may not exceed V<sub>DD</sub> or V<sub>EE</sub>. [2] For DIP16 package: $P_{tot}$ derates linearly with 12 mW/K above 70 °C. For SO16 package: Ptot derates linearly with 8 mW/K above 70 °C. For SSOP16 package: $P_{tot}$ derates linearly with 5.5 mW/K above 60 $^{\circ}\text{C}.$ # 9. Recommended operating conditions Table 5. Recommended operating conditions | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------|--------------------------------|------------------------|-----|-----|----------|------| | $V_{DD}$ | supply voltage | see Figure 8 | 3 | - | 15 | V | | Vı | input voltage | | 0 | - | $V_{DD}$ | V | | T <sub>amb</sub> | ambient temperature | in free air | -40 | - | +125 | °C | | Δt/ΔV | input transition rise and fall | $V_{DD} = 5 \text{ V}$ | - | - | 3.75 | μs/V | | | rate | V <sub>DD</sub> = 10 V | - | - | 0.5 | μs/V | | | | V <sub>DD</sub> = 15 V | - | - | 0.08 | μs/V | Fig 8. Operating area as a function of the supply voltages ## 10. Static characteristics Table 6. Static characteristics $V_{SS} = V_{EE} = 0 \ V$ ; $V_I = V_{SS}$ or $V_{DD}$ unless otherwise specified. | Symbol | Parameter Conditions | | V <sub>DD</sub> | | T <sub>amb</sub> = -40 °C | | T <sub>amb</sub> = 25 °C | | T <sub>amb</sub> = | 85 °C | T <sub>amb</sub> = | 125 °C | Unit | |----------------|--------------------------|-------------------------|-----------------|--|---------------------------|------|--------------------------|------|--------------------|-------|--------------------|--------|------| | | | | | | Min | Max | Min | Max | Min | Max | Min | Max | | | $V_{IH}$ | HIGH-level | I <sub>O</sub> < 1 μA | 5 V | | 3.5 | - | 3.5 | - | 3.5 | - | 3.5 | - | V | | | input voltage | | 10 V | | 7.0 | - | 7.0 | - | 7.0 | - | 7.0 | - | V | | | | | 15 V | | 11.0 | - | 11.0 | - | 11.0 | - | 11.0 | - | V | | $V_{IL}$ | LOW-level | I <sub>O</sub> < 1 μA | 5 V | | - | 1.5 | - | 1.5 | - | 1.5 | - | 1.5 | V | | | input voltage | 10 | 10 V | | - | 3.0 | - | 3.0 | - | 3.0 | - | 3.0 | V | | | | | 15 V | | - | 4.0 | - | 4.0 | - | 4.0 | - | 4.0 | V | | I <sub>I</sub> | input leakage<br>current | | 15 V | | - | ±0.1 | - | ±0.1 | - | ±1.0 | - | ±1.0 | μА | Table 6. Static characteristics ...continued $V_{SS} = V_{EE} = 0 \ V$ ; $V_I = V_{SS}$ or $V_{DD}$ unless otherwise specified. | Symbol | Parameter | meter Conditions | | Conditions | | T <sub>amb</sub> = | –40 °C | T <sub>amb</sub> = | 25 °C | T <sub>amb</sub> = | 85 °C | T <sub>amb</sub> = | 125 °C | Unit | |---------------------|---------------------------------|-----------------------------------------------------|------|------------|-----|--------------------|--------|--------------------|-------|--------------------|-------|--------------------|--------|------| | | | | | Min | Max | Min | Max | Min | Max | Min | Max | | | | | I <sub>S(OFF)</sub> | OFF-state<br>leakage<br>current | Z port;<br>all channels OFF;<br>see <u>Figure 9</u> | 15 V | - | - | - | 1000 | - | - | - | - | nA | | | | | | Y port;<br>per channel;<br>see <u>Figure 10</u> | 15 V | - | - | - | 200 | - | - | - | - | nA | | | | $I_{DD}$ | supply current | I <sub>O</sub> = 0 A | 5 V | - | 5 | - | 5 | - | 150 | - | 150 | μΑ | | | | | | | 10 V | - | 10 | - | 10 | - | 300 | - | 300 | μА | | | | | | | 15 V | - | 20 | - | 20 | - | 600 | - | 600 | μΑ | | | | Cı | input<br>capacitance | Sn, E inputs | - | - | - | - | 7.5 | - | - | - | - | pF | | | ### 10.1 Test circuits ### 10.2 On resistance Table 7. ON resistance $T_{amb} = 25$ °C; $I_{SW} = 200 \mu A$ ; $V_{SS} = V_{EE} = 0 \text{ V}$ . | Symbol | Parameter | Conditions | $V_{DD} - V_{EE}$ | Тур | Max | Unit | |------------------------|------------------------|-----------------------------------------------------------------|-------------------|-----|------|------| | R <sub>ON(peak)</sub> | ON resistance (peak) | $V_I = 0 V \text{ to } V_{DD} - V_{EE};$ | 5 V | 350 | 2500 | Ω | | | | see Figure 11 and Figure 12 | 10 V | 80 | 245 | Ω | | | | | 15 V | 60 | 175 | Ω | | R <sub>ON(rail)</sub> | ON resistance (rail) | V <sub>I</sub> = 0 V; see <u>Figure 11</u> and <u>Figure 12</u> | 5 V | 115 | 340 | Ω | | | | | 10 V | 50 | 160 | Ω | | | | | 15 V | 40 | 115 | Ω | | | | $V_I = V_{DD} - V_{EE};$ | 5 V | 120 | 365 | Ω | | | | see Figure 11 and Figure 12 | 10 V | 65 | 200 | Ω | | | | | 15 V | 50 | 155 | Ω | | $\Delta R_{\text{ON}}$ | ON resistance mismatch | $V_I = 0 \text{ V to } V_{DD} - V_{EE}$ ; see Figure 11 | 5 V | 25 | - | Ω | | | between channels | | 10 V | 10 | - | Ω | | | | | 15 V | 5 | - | Ω | ### 10.2.1 On resistance waveform and test circuit # 11. Dynamic characteristics Table 8. Dynamic characteristics $T_{amb} = 25$ °C; $V_{SS} = V_{EE} = 0$ V; for test circuit see <u>Figure 16</u>. | Symbol | Parameter | Conditions | $V_{DD}$ | Тур | Max | Unit | |------------------|-------------------------------|-----------------------------------|----------|-----|-----|------| | t <sub>PHL</sub> | HIGH to LOW propagation delay | nYn, nZ to nZ, nYn; see Figure 13 | 5 V | 10 | 20 | ns | | | | | 10 V | 5 | 10 | ns | | | | | 15 V | 5 | 10 | ns | | | | Sn to nYn, nZ; see Figure 14 | 5 V | 150 | 305 | ns | | | | | 10 V | 65 | 135 | ns | | | | | 15 V | 50 | 100 | ns | | t <sub>PLH</sub> | LOW to HIGH propagation delay | Yn, nZ to nZ, nYn; see Figure 13 | 5 V | 10 | 20 | ns | | | | | 10 V | 5 | 10 | ns | | | | | 15 V | 5 | 10 | ns | | | | Sn to nYn, nZ; see Figure 14 | 5 V | 150 | 300 | ns | | | | | 10 V | 75 | 150 | ns | | | | | 15 V | 50 | 100 | ns | | t <sub>PHZ</sub> | HIGH to OFF-state | E to nYn, nZ; see Figure 15 | 5 V | 95 | 190 | ns | | | propagation delay | | 10 V | 90 | 180 | ns | | | | | 15 V | 85 | 180 | ns | | t <sub>PZH</sub> | OFF-state to HIGH | E to nYn, nZ; see Figure 15 | 5 V | 130 | 260 | ns | | | propagation delay | | 10 V | 55 | 115 | ns | | | | | 15 V | 45 | 85 | ns | | t <sub>PLZ</sub> | LOW to OFF-state | E to nYn, nZ; see Figure 15 | 5 V | 100 | 205 | ns | | -1 LZ | propagation delay | | 10 V | 90 | 180 | ns | | | | | 15 V | 90 | 180 | ns | Table 8. Dynamic characteristics ...continued $T_{amb} = 25$ °C; $V_{SS} = V_{EE} = 0$ V; for test circuit see <u>Figure 16</u>. | Symbol | Parameter | onditions V <sub>DD</sub> | | Тур | Max | Unit | |-----------|-------------------|-----------------------------|------|-----|-----|------| | $t_{PZL}$ | | E to nYn, nZ; see Figure 15 | 5 V | 120 | 240 | ns | | | propagation delay | | 10 V | 50 | 100 | ns | | | | | 15 V | 35 | 75 | ns | #### 11.1 Waveforms and test circuit Table 9. Measurement points | Supply voltage | Input | Output | |----------------|--------------------|--------------------| | $V_{DD}$ | V <sub>M</sub> | V <sub>M</sub> | | 5 V to 15 V | 0.5V <sub>DD</sub> | 0.5V <sub>DD</sub> | DUT = Device Under Test. $R_T$ = Termination resistance should be equal to output impedance $Z_\circ$ of the pulse generator. $C_L$ = Load capacitance including test jig and probe. $R_L$ = Load resistance. Fig 16. Test circuit for measuring switching times Table 10. Test data | Input | | | | Load | | S1 position | | | | | |----------------------|----------------------|---------------------------------|----------------|-------------------------------|-------|----------------------|------------------|-------------------------------------|-------------------------------------|----------| | nYn, nZ | Sn and E | t <sub>r</sub> , t <sub>f</sub> | V <sub>M</sub> | C <sub>L</sub> R <sub>L</sub> | | t <sub>PHL</sub> [1] | t <sub>PLH</sub> | t <sub>PZH</sub> , t <sub>PHZ</sub> | t <sub>PZL</sub> , t <sub>PLZ</sub> | other | | $V_{DD}$ or $V_{EE}$ | $V_{DD}$ or $V_{SS}$ | ≤ 20 ns | $0.5V_{DD}$ | 50 pF | 10 kΩ | $V_{DD}$ or $V_{EE}$ | $V_{EE}$ | V <sub>EE</sub> | $V_{DD}$ | $V_{EE}$ | [1] For nYn to nZ propagation delays use $V_{\text{EE}}$ . For Sn to nYn or nZ propagation delays use $V_{\text{DD}}$ . ### 11.2 Additional dynamic parameters Table 11. Additional dynamic characteristics $V_{SS} = V_{EE} = 0 \text{ V}; T_{amb} = 25 \text{ °C}.$ | Symbol | Parameter | Conditions | $V_{DD}$ | | Тур | Max | Unit | |---------------------------|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|----------|-----|------|-----|------| | THD | total harmonic distortion | see Figure 17; $R_L = 10 \text{ k}\Omega$ ; $C_L = 15 \text{ pF}$ ; | 5 V | [1] | 0.25 | - | % | | | | channel ON; $V_I = 0.5V_{DD}$ (p-p); $f_i = 1$ kHz | 10 V | [1] | 0.04 | - | % | | | | II = I KI IZ | 15 V | [1] | 0.04 | - | % | | f <sub>(-3dB)</sub> -3 dE | -3 dB frequency response | see Figure 18; $R_L = 1 \text{ k}\Omega$ ; $C_L = 5 \text{ pF}$ ; | 5 V | [1] | 13 | - | MHz | | | | channel ON; $V_I = 0.5V_{DD}$ (p-p) | 10 V | [1] | 40 | - | MHz | | | | | 15 V | [1] | 70 | - | MHz | | $lpha_{iso}$ | isolation (OFF-state) | see Figure 19; $f_i$ = 1 MHz; $R_L$ = 1 $k\Omega$ ; $C_L$ = 5 pF; channel OFF; $V_I$ = 0.5 $V_{DD}$ (p-p) | 10 V | [1] | -50 | - | dB | | V <sub>ct</sub> | crosstalk voltage | digital inputs to switch; see Figure 20; $\underline{R}_L = 10 \text{ k}\Omega$ ; $C_L = 15 \text{ pF}$ ; E or Sn = $V_{DD}$ (square-wave) | 10 V | | 50 | - | mV | | Xtalk | crosstalk | between switches; see Figure 21;<br>$f_i = 1$ MHz; $R_L = 1$ k $\Omega$ ;<br>$V_I = 0.5V_{DD}$ (p-p) | 10 V | [1] | -50 | - | dB | [1] $f_i$ is biased at 0.5 $V_{DD}$ ; $V_I = 0.5 V_{DD}$ (p-p). ### Table 12. Dynamic power dissipation P<sub>D</sub> $P_D$ can be calculated from the formulas shown; $V_{EE} = V_{SS} = 0 \text{ V}$ ; $t_r = t_f \le 20 \text{ ns}$ ; $T_{amb} = 25 \text{ }^{\circ}\text{C}$ . | Symbol | Parameter | $V_{DD}$ | Typical formula for P <sub>D</sub> (μW) | where: | |-------------|---------------|----------|-----------------------------------------------------------------------|-------------------------------------------------| | $P_D$ | dynamic power | 5V | $P_{D} = 1300 \times I_{1} + 2(I_{0} \times G_{L}) \times V_{DD_{2}}$ | f <sub>i</sub> = input frequency in MHz; | | dissipation | | 10 V | $P_D = 0100 \times I_1 + 2(I_0 \times OL) \times V_{DD_2}$ | f <sub>o</sub> = output frequency inMHz; | | | | 15 V | $P_D = 13000 \times I_1 + 2(I_0 \times C_L) \times V_{DD_2}$ | C <sub>L</sub> = output load capacitance in pF; | | | | | | $V_{DD}$ = supply voltage in V; | | | | | | $\Sigma(C_L \times f_o)$ = sum of the outputs. | #### 11.2.1 Test circuits Fig 17. Test circuit for measuring total harmonic distortion Fig 18. Test circuit for measuring frequency response $92 \qquad \qquad \bigvee \qquad \underbrace{\qquad \qquad }_{001DD1908}$ b. Input and output pulse definitions Fig 20. Test circuit for measuring crosstalk voltage between digital inputs and switch # 12. Package outline ### ,316: SODVWLF GXD0 LQ-OLQH SDFNDJH; 16 OHDGV (300 PL0) 62738-4 #### \*,O(16,216 (LQFK GLPHQVLRQV DUH GHULYHG IURP WKH RULJLQD0 PP GLPHQVLRQV) | 7 - ( - / | 30(10)=10 (10) (10) (10) (10) (10) (10) (10) (1 | | | | | | | | | | | | | | | | |-----------|-------------------------------------------------|-------------------------|-------------------------|----------------|----------------|----------------|----------------|----------------|-------------------------|------|------|--------------|--------------|--------------|-------|--------------------------| | 81,7 | \$<br>PD[. | \$ <sub>1</sub><br>PLQ. | \$ <sub>2</sub><br>PD[. | E | E <sub>1</sub> | E <sub>2</sub> | F | <b>-</b> (1) | <b>(</b> <sup>(1)</sup> | Н | H 1 | / | 0( | 0+ | Z | = <sup>(1)</sup><br>PD[. | | PP | 4.2 | 0.51 | 3.2 | 1.73<br>1.30 | 0.53<br>0.38 | 1.25<br>0.85 | 0.36<br>0.23 | 19.50<br>18.55 | 6.48<br>6.20 | 2.54 | 7.62 | 3.60<br>3.05 | 8.25<br>7.80 | 10.0<br>8.3 | 0.254 | 0.76 | | LQFKHV | 0.17 | 0.02 | 0.13 | 0.068<br>0.051 | 0.021<br>0.015 | 0.049<br>0.033 | 0.014<br>0.009 | 0.77<br>0.73 | 0.26<br>0.24 | 0.1 | 0.3 | 0.14<br>0.12 | 0.32<br>0.31 | 0.39<br>0.33 | 0.01 | 0.03 | #### 1R#H $1.\ 3 \text{(DVWLF RU } \mathbf{PHVD0} \ \text{SURWUXVLRQV RI } 0.25 \ \mathbf{PP} \ (0.01 \ \text{LQFK)} \ \mathbf{PD} \\ [\mathbf{LPXP} \ \text{SHU } \text{VLGH } \text{DUH } \text{QRW } \text{LQFOXGHG}.$ | 287/,1( | | 5()(5 | 5 <b>(</b> 1& <b>(</b> 6 | (8523(\$1 | 000/147/ | | |---------|-------------|-------|--------------------------|------------|------------------------------|--| | 9(56,21 | <b>,(</b> & | -("(& | -(,7\$ | 352-(&7,21 | ,668 <b>( '\$</b> 7 <b>(</b> | | | 40.000 | | | | | 95-01-14 | | | 62738-4 | | | | | 03-02-13 | | Fig 22. Package outline SOT38-4 (DIP16) #### 6216: SODVWLF VPDOO RXWOLQH SDFNDJH; 16 OHDGV; ERG\ ZLGWK 3.9 PP 627109-1 #### LQFKHV 1R∥H $1.\ 30\text{DVWLF RU}\ \mathbf{PHID0}\ SURWUX\ VLRQV\ RI\ 0.15\ \mathbf{PP}\ (0.006\ LQFK)\ \mathbf{PD} \\ [L\mathbf{PXP}\ SHU\ VLGH\ DUH\ QRW\ LQFOXGHG.$ 0.01 | 287/,1( | | 5()(5 | (8523(\$1 | | | | | |----------|--------|--------|-----------|--|---------------------|----------------------|--| | 9(56,21 | .(& | -("(& | -(,7\$ | | 352- <b>(</b> &7,21 | ,008( -\$/( | | | 627109-1 | 076(07 | 06-012 | | | | 99-12-27<br>03-02-19 | | | | | | | | <b>—</b> | | | Fig 23. Package outline SOT109-1 (SO16) HEF4052B All information provided in this document is subject to legal disclaimers. © NXP Semiconductors N.V. 2014. All rights reserved. 0.01 0.01 0.004 ### 7662316: SODVWLF WKLQ VKULQN VPDOO RXWOLQH SDFNDJH; 16 OHDGV; ERG\ ZLGWK 4.4 PP 627403-1 | 81,7 | \$<br>PD[. | \$1 | \$2 | \$3 | Es | F | <b>-</b> (1) | ( <sup>(2)</sup> | Н | +( | / | /s | 4 | Y | z | • | = (1) | Ş | |------|------------|--------------|--------------|------|--------------|------------|--------------|------------------|------|------------|---|--------------|------------|-----|------|-----|--------------|----------------------------------| | PP | 1.1 | 0.15<br>0.05 | 0.95<br>0.80 | 0.25 | 0.30<br>0.19 | 0.2<br>0.1 | 5.1<br>4.9 | 4.5<br>4.3 | 0.65 | 6.6<br>6.2 | 1 | 0.75<br>0.50 | 0.4<br>0.3 | 0.2 | 0.13 | 0.1 | 0.40<br>0.06 | 8 <sup>R</sup><br>0 <sup>R</sup> | #### 1R⊮HV - $1. \ \ 3 \text{(IDVWLF RU } \mathbf{PHVD0} \ \text{SURWLXVLRQV RI } 0.15 \ \mathbf{PP } \mathbf{PD[LPXP} \ \text{SHU VLGH DUH } \mathbf{QRW } \mathbf{QF0XGHG}.$ - 2. 30DVWLF LQVHU0HDG SURWUXVLRQV RI 0.25 PP PD[LPXP SHU VLGH DUH QRW LQF0XGHG. | 287/,1( | | 5()(5 | (1&(6 | (8523(\$1 | | | | | |----------|-----|--------|--------|---------------------|------------------------------|--|--|--| | 9(56,21 | ,(& | -('(& | -(,7\$ | 352- <b>(</b> &7,21 | ,668 <b>( "</b> \$7 <b>(</b> | | | | | 627403-1 | | 02-153 | | | 99-12-27<br>03-02-18 | | | | | | | | 1 | | | | | | Fig 24. Package outline SOT403-1 (TSSOP16) ## 13. Abbreviations #### Table 13. Abbreviations | Acronym | Description | |---------|-------------------| | DUT | Device Under Test | # 14. Revision history ### Table 14. Revision history | Document ID | Release date | Data sheet status | Change notice | Supersedes | | | | | |------------------|---------------------------------------------------------------------------------------------------|-----------------------|---------------|------------------|--|--|--|--| | HEF4052B v.9 | 20140911 | Product data sheet | - | HEF4052B v.8 | | | | | | Modifications: | • <u>Figure 20</u> : T | est circuit modified | | | | | | | | HEF4052B v.8 | 20111117 | Product data sheet | - | HEF4052B v.7 | | | | | | Modifications: | odifications: • Legal pages updated. | | | | | | | | | | <ul> <li>Changes in "General description", "Features and benefits" and "Applications".</li> </ul> | | | | | | | | | HEF4052B v.7 | 20100326 | Product data sheet | - | HEF4052B v.6 | | | | | | HEF4052B v.6 | 20100308 | Product data sheet | - | HEF4052B v.5 | | | | | | HEF4052B v.5 | 20091127 | Product data sheet | - | HEF4052B v.4 | | | | | | HEF4052B v.4 | 20090924 | Product data sheet | - | HEF4052B_CNV v.3 | | | | | | HEF4052B_CNV v.3 | 19950101 | Product specification | - | HEF4052B_CNV v.2 | | | | | | HEF4052B_CNV v.2 | 19950101 | Product specification | - | - | | | | | ### 15. Legal information #### 15.1 Data sheet status | Document status[1][2] | Product status <sup>[3]</sup> | Definition | |--------------------------------|-------------------------------|---------------------------------------------------------------------------------------| | Objective [short] data sheet | Development | This document contains data from the objective specification for product development. | | Preliminary [short] data sheet | Qualification | This document contains data from the preliminary specification. | | Product [short] data sheet | Production | This document contains the product specification. | - [1] Please consult the most recently issued document before initiating or completing a design. - [2] The term 'short data sheet' is explained in section "Definitions" - The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com. #### 15.2 Definitions Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information. Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail. **Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet. #### 15.3 Disclaimers Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors. In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors. Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk. **Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect. Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device. Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer. **No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.